## Digital Comb Filter (NTSC/PAL)

## Description

The CXD2064Q is an adaptive intra-field comb filter compatible with NTSC and PAL systems, and can provide high-precision Y/C separation with a single chip.

## Features

- Adaptive intra-field Y/C separation
- M-PAL and N-PAL supported
- Vertical enhancer
- Horizontal aperture correction
- 8-bit A/D converter (1-channel)
- 8-bit D/A converter (2-channel)
- $4 \times$ PLL
- Sync tip clamp
- Four 1H delay lines


## Applications

Y/C separation for color TVs and VCRs

## Structure

Silicon gate CMOS ICStructure



## Recommended Operating Conditions

| • Supply voltage | DVDD | $5.0 \pm 0.25$ | V |
| :--- | :---: | :---: | :---: |
|  | DAVD | $5.0 \pm 0.25$ | V |
|  | ADVD | $5.0 \pm 0.25$ | V |
|  | PLVD | $5.0 \pm 0.25$ | V |
| - Analog input | CLVD | $5.0 \pm 0.25$ | V |
| - Operating temperature | 1.75 | Vp-p |  |
| Topr | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |  |

Pin Configuration


## Block Diagram



Pin Description

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Symbol | I/O | Description |
| :---: | :---: | :---: | :---: |
| 1 | CLPO | O | Internal clamp circuit current output. Connect to ADIN when using the internal clamp. Leave this pin open when not in use. |
| 2 | ADIN | 1 | Comb filter analog input (A/D converter input). |
| 3 | RB | 0 | Reference bottom voltage for the A/D converter ( 0.52 V typ.). |
| 4 | ADVS | - | A/D converter analog ground. |
| 5 | ADVD | - | A/D converter analog power supply. (5.0V) |
| 6 | RT | 0 | Reference top voltage for the A/D converter (2.60V typ.). |
| 7 | ACO | 0 | Analog chroma signal output. <br> Output can be obtained by connecting a resistor between this pin and the analog ground. |
| 8 | DAVD | - | D/A converter analog power supply. (5.0V) |
| 9 | AYO | O | Analog luminance signal output. <br> Output can be obtained by connecting a resistor between this pin and the analog ground. |
| 10 | DAVS | - | D/A converter analog ground. |
| 11 | VG | O | D/A converter related pin. Connect a capacitor of approximately $0.1 \mu \mathrm{~F}$ between this pin and the analog power supply (DAVD). |
| 12 | VRF | 1 | Sets the full-scale value of the Y and C-channel D/A converter output signal. |
| 13 | IRF | 0 | Connect a resistor of "16R" (16 times the output resistor "R" of the D/A converter). |
| 14 | VB | O | D/A converter related pin. Connect to the analog ground (DAVS) via a capacitor of approximately $0.1 \mu \mathrm{~F}$. |
| 15 | TEST | 1 | Test pin. Normally fix to "Low". |
| 16 | DVdo | - | Digital power supply. (5.0V) |
| 18 | DVss | - | Digital ground. |
| 17 19 | MOD2 MOD1 | 1 1 | Y/C separation mode setting. |
| 20 | VEH3 | 1 | Vertical enhancement setting. <br> Can be set in 8 stages from VEH3 VEH2 VEH1: LLL (off) to HHH (max.) |
| 21 | VEH2 | 1 |  |
| 22 | VEH1 | 1 |  |
| 23 | PNR | I | L: NTSC/H: PAL, M-PAL, N-PAL |
| 24 | DTR | 1 | Normally fix to "Low". |
| 25 | NTPL2 | 1 |  |
| 26 | NTPL1 | 1 |  |
|  |  |  |  |
| 27 | DVdo | - | Digital power supply. (5.0V) |


| Pin <br> No. | Symbol | I/O |  |
| :---: | :--- | :---: | :--- |
| 28 | TEST | I | Test pin. Normally fix to "Low". |
| 29 | DVss | - | Digital ground. |
| 30 | APCN | I | Horizontal aperture correction circuit setting. Low: Off, High: On. |
| 31 | TRAP | I | Trap filter setting. Low: Off, High: On. |
| 32 | TEST | I | Test pin. Normally open or fix to "Low". |
| 33 | TEST | I | Test pin. Normally open or fix to "Low". |
| 34 | DVDD | - | Digital power supply. (5.0V) |
| 35 | TEST | I | Test pin. Normally open or fix to "Low". |
| 36 | DVSs | - | Digital ground. |
| 37 | FIN | I | Clock input. Input the burst-locked fsc (2fsc) when using the internal PLL. <br> Input the burst-locked 4fsc when not using the internal PLL. |
| 38 | CKSL | I | PLL control. <br> Low: The internal PLL is not used. The clock (4fsc) which is input to FIN is <br> suppled internally. <br> High: The internal PLL is used. VCO oscillation output 4fsc clock is supplied <br> internally. |
| 39 | PLSL | I | Selects the clock input to FIN. Low: fsc, High: 2fsc. <br> When inputting 4fsc to FIN (when not using the internal PLL), this pin may be set <br> to either "Low" or "High". |
| 40 | MCKO | O | Clock (4fsc) output. |
| 41 | ADCK | I | Clock input for A/D converter. Normally connect to MCKO. |
| 42 | CPO | O | PLL phase comparator output. Leave open when not using the PLL. |
| 43 | PLVS | - | PLL analog ground. |
| 44 | VCV | I | VCO control voltage input. Connect to PLVS when not using the PLL. |
| 45 | PLVD | - | PLL analog power supply. (5.0V) |
| 46 | CLVD | - | Clamp D/A converter analog power supply. (5.0V) |
| 47 | CLPEN | I | Clamp circuit enable pin. Low: Clamp on, High: Clamp off. |
| 48 | CLVS | - | Clamp D/A converter analog ground. |

## Electrical Characteristics

DC Characteristics
$\left(\mathrm{VDD}=4.75\right.$ to $5.25 \mathrm{~V}, \mathrm{Vss}=0 \mathrm{~V}, \mathrm{Ta}=-20$ to $\left.+70^{\circ} \mathrm{C}\right)$

| Item | Symbol | Measurement conditions | Min. | Typ. | Max. | Unit | Applicable pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | DVDD | - | 4.75 | 5.0 | 5.25 | V | *1 |
|  | DAVD |  |  |  |  |  |  |
|  | ADVD |  |  |  |  |  |  |
|  | PLVD |  |  |  |  |  |  |
|  | CLVD |  |  |  |  |  |  |
| Operating temperature | Topr | - | -20 |  | +70 | ${ }^{\circ} \mathrm{C}$ |  |
| Supply current | IdD | Clock 18MHz | - | 90 | - | mA | - |
| Input/output voltage | Vı, Vo | - | Vss |  | VDD | V | *2 |
| Input voltage | VIH | CMOS level input | 0.7Vdd |  |  | V | *3 |
|  | VIL |  |  |  | 0.3VdD |  |  |
| Input rise/fall time | tr, tf | - | 0 |  | 500 | ns | *1 |
| Output voltage | VOH | $\mathrm{IOH}=-2 \mathrm{~mA}$ | VDD - 0.8 |  |  | V | *4 |
|  |  | $\mathrm{IOH}=-3 \mathrm{~mA}$ |  |  |  |  | *5 |
|  | Vol | $\mathrm{lOL}=4 \mathrm{~mA}$ |  |  | 0.4 |  | *4 |
|  |  | $\mathrm{lol}=1.5 \mathrm{~mA}$ |  |  |  |  | *5 |
| Clock input amplitude | VIN | fmax $=50 \mathrm{MHz}$ sine wave | 0.5 |  |  | Vp-p | *6 |
| Feedback resistance value | Rfb | VIN $=$ Vss or VDD | 250k | 1M | 2.5M | $\Omega$ |  |
| Input leak current | IIL, IIH | VIN $=$ Vss or VDD | -10 |  | 10 | $\mu \mathrm{A}$ | *7 |
|  | IIH | $\mathrm{V}_{\text {IH }}=\mathrm{V}_{\text {DD }}$ | 40 | 100 | 240 |  | *8 |
| Clock amplifier output delay | - | - | 3.0 | 9.0 | 18.0 | ns | *9 |

*1 All pins
*2 All pins other than *6
*3 All input pins other than *6
*4 All output pins other than *5
*5 CPO (Pin 42)
*6 FIN (Pin 37)
*7 All input pins other than *8
*8 Pins 32, 33 and 35
*9 MCKO (Pin 40)

I/O Pin Capacitance

$$
\left(\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V} \text { IN }=\text { Vout }=0 \mathrm{~V}\right)
$$

| Item | Symbol | Min. | Min. | Max. | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Input pin capacitance | CIN | - | - | 9 | pF |
| Output pin capacitance | Cout | - | - | 11 |  |

## Internal 8-bit A/D Converter Characteristics

$$
\left(\mathrm{VDD}=5 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{f}=10 \mathrm{MHz}\right)
$$

| Item | Symbol | Conditions | Min. | Typ. | Max. | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Resolution | n |  | - | 8 | - | bit |
| Max. conversion speed | fmax |  | 18 | - | - | MSPS |
| Analog input bandwidth | BW | -3 dB | - | 18 | - | MHz |
| Self bias | VRB |  | 0.48 | 0.52 | 0.56 | V |
|  | VRT - VRB |  | 1.96 | 2.08 | 2.22 | V |
| Output data delay | tpd |  | - | - | 45 | ns |
| Differential linearity error | ED |  | -1.0 | - | +1.0 | LSB |
| Integral linearity error | EL |  | -2.0 | - | +2.0 | LSB |

Internal 8-bit D/A Converter Characteristics
$\left(\mathrm{VDD}=5 \mathrm{~V}, \mathrm{VRF}=2 \mathrm{~V}, \operatorname{RIRF}=3.3 \mathrm{k} \Omega, \mathrm{R}=200 \Omega, \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{f}=10 \mathrm{MHz}\right)$

| Item | Symbol | Conditions | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Resolution | n |  | - | 8 | - | bit |
| Max. conversion speed | fmax |  | 18 | - | - | MSPS |
| Differential linearity error | ED |  | -0.8 | - | +0.8 | LSB |
| Integral linearity error | EL |  | -2.0 | - | +2.0 | LSB |
| Output full-scale voltage | VFs |  | 1.805 | 1.90 | 1.995 | V |
| Output full-scale current | IFS |  | - | 9.5 | 15 | mA |
| Output offset voltage | Vos |  | - | - | 1.0 | mV |
| Glitch energy | Ge | $\mathrm{R}=75 \Omega$, <br> 1Vp-p output | - | 30 | - | $\mathrm{pV}-\mathrm{s}$ |

Internal Clamp
$\left(\mathrm{VDD}=5 \mathrm{~V}, \mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{f}=10 \mathrm{MHz}\right)$

| Item | Symbol | Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clamp level ${ }^{* \mathbf{1}}$ | CLV |  | - | 0.67 | - | V |

[^0]
## Description of Functions

- Y/C separation mode

The Y/C separation mode can be switched by the following pin settings.

| Mode name | MOD2 (Pin 17) | MOD1 (Pin 19) |
| :---: | :---: | :---: |
| Adaptive processing mode | L | L |
| BPF separation mode | H | L |
| Through mode | H | H |

Adaptive processing mode:
$\mathrm{Y} / \mathrm{C}$ separation is performed by detecting the correlation between three lines and switching between comb filter and BPF processing.

BPF separation mode:
Y/C separation is performed only by BPF processing.
Through mode:
The composite video signal input from ADIN (Pin 2) is A/D converted and then D/A converted without modification. D/A outputs are AYO (Pin 9) and ACO (Pin 7).

- Horizontal aperture correction circuit

This circuit corrects the frequency response degradation caused by the aperture effects accompanying D/A conversion. This circuit is valid in the adaptive processing and BPF separation modes noted above.

- Trap filter circuit

A trap filter is applied to remove the frequency components near fsc in the luminance signal after $\mathrm{Y} / \mathrm{C}$ separation.
This reduces the fsc frequency component gain by approximately 2.5 dB .
This circuit is valid in the adaptive processing and BPF separation modes noted above.

- Using the internal PLL (clock selection method)

|  | FIN (Pin 37) | CKSL (Pin 38) | PLSL (Pin 39) |
| :---: | :---: | :---: | :---: |
| PLL used | fsc input | H | L |
|  | 2fsc input | H | H |
| PLL not used | 4fsc input | L | L/H |

- Vertical enhancement circuit

This circuit generates an enhanced component in accordance with the vertical aperture component (luminance difference from the preceding and following lines) of the luminance signal. The vertical aperture of the picture can be enhanced naturally by adding this enhanced component to the luminance signal after Y/C separation.
The enhancement level can be set in eight steps. The size of | a | in the figure below varies according to the pin settings. Accordingly, enhanced level can be changed for portions of natural pictures with small luminance differences where the effects are particularly easy to see.
Portions with large luminance differences are cut with a limiter so that they are not excessively enhanced.
Also, portions with extremely large luminance differences such as white and black lines are not enhanced because they need be enhanced any more.


| Enhancement level | Pin settings |  |  | \| a | |
| :---: | :---: | :---: | :---: | :---: |
|  | $\begin{gathered} \hline \text { VEH3 } \\ \text { (Pin 20) } \end{gathered}$ | $\begin{gathered} \hline \text { VEH2 } \\ \text { (Pin 21) } \end{gathered}$ | $\begin{gathered} \text { VEH1 } \\ \text { (Pin 22) } \end{gathered}$ |  |
| OFF | L | L | L | - |
| 1 | L | L | H | Large |
| 2 | L | H | L | $\uparrow$ |
| 3 | L | H | H |  |
| 4 | H | L | L |  |
| 5 | H | L | H |  |
| 6 | H | H | L | $\downarrow$ |
| Max | H | H | H | Small |

## Application Circuit for D/A Converter Block



- Method of selecting the output resistor

The CXD2064Q has a built-in current output type D/A converter. To obtain the output voltages, connect resistors to the AYO and ACO pins.
The specs are as follows: output full-scale voltage VFS $=0.5$ to 2.0 [V], output full-scale current IFs $=0$ to 15 [mA].
Calculate the output resistance value using the relationship VFS $=$ IFS $\times$ R. In addition, connect a resistor of 16 times the output resistor to the reference current pin (IRF). In case this results in a unpractical value, use a resistance value as close to the calculated value as possible.
Note that, at this time, VFs $=$ VRF $\times 16 R /$ R' (VrF: Pin voltage of VRF). Here, R is the resistor connected to AYO/ACO, and R' is the resistor connected to IRF.
Power consumption can be reduced by using higher resistance values, but the glitch energy and data settling time increase contrastingly. Set the optimum values according to the system applications.

- Vdd, Vss

Separate the analog and digital systems around the device to reduce the effects of noise. DAVD is bypassed to DAVS as close to each other as possible through a ceramic capacitor of approximately $0.1 \mu \mathrm{~F}$.

Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

## External Connection Diagram



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

## Notes on Operation

- Make the wiring for the signal input to ADIN (Pin 2) as short as possible. Also, drive the input signal to ADIN at low impedance.
- Make the analog and digital power supply and GND lines as wide and short as possible to ensure low impedance.
- Bypass the analog and digital power supply pins to GND with a ceramic capacitor of about $0.1 \mu \mathrm{~F}$ connected as close to the pin as possible.
- Input a clock that is locked to the burst signal of the input video signal.
- Separate the wiring to the clock input pin FIN (Pin 37) from the external analog circuits, analog power supplies and analog GND.
- ADIN (analog input signal)

Set the input signal peak-to-peak value VPP to 1.75 V or less. Additionally, VPP is recommended to be 1.3 V or more since the $\mathrm{A} / \mathrm{D}$ converter input dynamic range should be made as large as possible.


The DC level at the ADIN pin is as shown in the diagram above when the internal sync tip clamp is used.

Labeling the internal D/A converter AYO output full-scale voltage as VFS, the correspondence between the ADIN pin voltage and AYO output pin voltage (DC level) is as follows;

DC voltage at point $B \rightarrow$ AYO maximum output voltage [V]
DC voltage at point $A \rightarrow 0[\mathrm{~V}]$
DC voltage at point $\mathrm{C} \rightarrow \mathrm{VFS}[\mathrm{V}]$
The VFS is the AYO output voltage generated when the voltage equivalent to the point $C$ is input.

- Internal delay

The delay from the internal $A / D$ converter to the D/A converter output is as follows;
NTSC: $1 \mathrm{H}+24.5$ clocks $+\alpha$ ns
PAL: $\quad 2 \mathrm{H}+24.5$ clocks $+\alpha \mathrm{ns}$
( $\alpha$ : D/A converter analog output delay = approximately 20ns)
The 24.5 clocks are the sum of the clocks shown below;
A/D converter: 3.5 clocks (" 0.5 " is for fetching the data at the fall of the clock.)
Internal logic: 20 clocks
D/A converter: 1 clock

Application Circuit 1


Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

## Application Circuit 2

- 2 fsc is used for clock

H L H L
H L H L

X'tal
PAL $: 8.86 \mathrm{MHz}$
NTSC $: 7.16 \mathrm{MHz}$
Burst-locked


H

(40) MCKO
(41) ADCK

(42) CPO
(43) P
I
I
(45) PLVD
(46) CLVD
 Video Input




Application Circuit 3

- 4fsc is used for clock

X'tal
PAL $: 17.7 \mathrm{MHz}$
NTSC : 14.3 MHz
$\begin{array}{ll}\text { HIG } & \begin{array}{l}\text { Burst-locked } \\ \text { Clock (4fsc) }\end{array}\end{array}$


48PIN QFP (PLASTIC)


PACKAGE STRUCTURE

| SONY CODE | QFP-48P-L04 |
| :--- | :---: |
| EIAJ CODE | QFP048-P-1212 |
| JEDEC CODE | - |


| PACKAGE MATERIAL | EPOXY RESIN |
| :--- | :--- |
| LEAD TREATMENT | SOLDER / PALLADIUM |
| PLATING |  |


[^0]:    *1 Sync tip clamp

